## DS1075 Custom EconOscillator/Divider

## www.dalsemi.com

## FEATURES

- Dual Fixed frequency outputs ( $30 \mathrm{kHz}-100 \mathrm{MHz}$ )
- No external components
- $0.5 \%$ Initial tolerance
- $1 \%$ variation over temperature and voltage
- Single 5 V supply
- Power-down mode
- Synchronous output gating


DS1075Z 150-MIL SOIC DS1075M 300-MIL DIP

## DESCRIPTION

The DS1075 Custom is a fixed frequency oscillator requiring no external components for operation. Numerous operating frequencies are possible in the range 29.2 kHz to 100 MHz through the use of an onchip factory-programmable prescaler and divider.

The DS1075 Custom is shipped from the factory pre-programmed on a custom basis to the customers specified output frequency and mode of operation. The part is branded according to the device's master frequency (see DS1075 data sheet). The customer fills out a "1075 Custom Order Form" with the required information and submits it to the factory for approval.

Custom EconOscillators are available in two versions, Simple Custom and Complex Custom, that can be programmed at the factory in sample and volume quantities.

Simple Custom parts are based on one of the standard master frequencies of $60,66,80$ and 100 MHz with non-standard values programmed for the dividers and function select bits. An impressive number (over 1500) of sub-frequencies can be programmed using a Simple Custom part.

Complex Custom parts have a non-standard Master frequency (within the 60 MHz to 110 MHz range) programmed into the internal master oscillator and non-standard values are programmed for the dividers and function select bits. Virtually any frequency within the 29.24 kHz to 110 MHz range is possible using complex custom parts Contact the factory for Custom Part selection and ordering information.

The DS 1075 Custom is available in 8-pin DIP or SOIC packages, allowing the generation of a clock signal easily, economically and using minimal board area.

## BLOCK DIAGRAM Figure 1



## 1075 Custom Order Form

Use this form for DS1075 Custom programmed EconOscillators . All sections must be completed.
Refer to the datasheet or contact Bob Brown at (972) 371-3719 for assistance.
Parent Part Number: $\underline{\text { DS1075 }}$

Customer Name: $\qquad$
Customer Contact: $\qquad$
Customer Address: $\qquad$

Customer Phone: (Area) $\qquad$
$\qquad$

## Salesman:

$\qquad$
Sales Representative: $\qquad$
Distributor (if any): $\qquad$
Package: 300mil 8-pin DIP 150mil 8-pin SOIC (circle one)
Parent Device: DS $\qquad$ ( part will be branded with this speed)
Master Frequency: __ MHz Standard or Custom (circle one) ( $60,66,80$ or 100 MHz )
Reference Output: $\square$ Disabled
Enabled - Frequency $\qquad$ (Equals master frequency/M)
Output Frequency: $\qquad$ (Equals master frequency/MN)

Prescaler (M) : $\qquad$ Divider (N): $\qquad$

Special Instructions (Tape \& Reel, etc.):
$\qquad$
$\qquad$
$\qquad$
$\qquad$
$\qquad$

Customer Signature:
(acknowledges acceptance of custom settings)

Fax the completed form to Bob Brown at (972) 371-3717

## PIN DESCRIPTIONS

Output Pin (OUT1 pin): This pin is the main oscillator output, with a frequency determined by clock reference, M and N dividers.

Output Enable Function (OE pin): The DS1075 Custom features a "synchronous" output enable. When OE is at a high logic level the oscillator free runs. When this pin is taken low OUT/ is held low, immediately if OUT/ is already low, or at the next high-to-low transition if OUT/ is high. This prevents any possible truncation of the output pulse width when the enable is used. While the output is disabled the master oscillator continues to run (producing an output at OUT0, if the $\overline{\mathrm{ENO}}$ bit $=0$ ) but the internal counters ( $/ \mathrm{N}$ ) are reset. This results in a constant phase relationship between OE's return to a high level and the resulting OUT/ signal. When the enable is released OUT/ will make its first transition within one to two clock periods of the master clock.

Power-Down ( $\overline{\text { PDN }}$ pin): A low logic level on this pin can be used to make the device stop oscillating (active low) and go into a reduced power consumption state. Internal "Enabling Sequencer" circuitry will first disable OUT in the same way as when OE is used. Next OUT0 will be disabled in a similar fashion. Finally the oscillator circuitry will be disabled. In this mode both outputs will go into a high impedance state. The power consumption in the power-down state is much less than if OE is used because the internal oscillator is completely powered down. Consequently the device will take considerably longer to recover (i.e., achieve stable oscillation) from a power-down condition than if the OE is used.

Reference Output (OUT0 pin): A reference output, OUT0, is also available from the output of the prescaler. OUT0 is unaffected by the OE pin, but is disabled in a glitchless fashion if the device is powered down. If this output is not required it can be permanently disabled and there will be a corresponding reduction in overall power consumption. The availability of this output and its frequency are specified on the custom order form.

## OPERATION OF OUTPUT ENABLE

Since the output enable and internal master oscillator are asynchronous there is the possibility of timing difficulties in the application. To minimize these difficulties the DS1075 features an "enabling sequencer" to produce predictable results when the device is enabled and disabled. In particular the output gating is configured so that truncated output pulses can never be produced.

## ENABLE TIMING

The output enable function is produced by sampling the OE input with the output from the pre-scaler mux (MCLK) and gating this with the output from the programmable divider. The exact behavior of the device is therefore dependent on the setup time ( $\mathrm{t}_{\mathrm{su}}$ ) from a transition on the OE input to the rising edge of MCLK. If the actual setup time is less than $\mathrm{t}_{\text {SUEM }}$ then one more complete cycle of MCLK will be required to complete the enable or disable operation (see diagrams). This is unlikely to be of any consequence in most applications, and then only if the value for N is small. In general, the output will make its first positive transition between approximately one and two clock periods of MCLK after the rising edge of OE. (Figure 2)

Figure 2


$$
\begin{aligned}
& \mathrm{t}_{\mathrm{M}}=\text { PERIOD OF MCLK } \\
& \mathrm{t}_{\mathrm{d}}=\text { PROP DELAY FROM MCLK } \uparrow \text { TO OUT } \uparrow \\
& \text { MAX VALUE OF } \mathrm{t}_{\mathrm{en}}=\mathrm{t}_{\text {SUEM }}+2 \mathrm{t}_{\mathrm{M}}+\mathrm{t}_{\mathrm{d}} \\
& \text { MIN VALUE OF } t_{\text {en }}=\mathrm{t}_{\text {SUEM }}+\mathrm{t}_{\mathrm{M}}+\mathrm{t}_{\mathrm{d}}
\end{aligned}
$$

## Disable Timing

If OE goes low while OUT1 is high, the output will be disabled on the completion of the output pulse. If OUT1 is low, the disabling behavior will be dependent on the setup time between the falling edge of OE and the rising edge of MCLK. If $\mathrm{t}_{\text {SU }}<\mathrm{t}_{\text {SUEM }}$ the result will be one additional pulse appearing on the output before disabling occurs.

If the device is in divide-by-one mode, the disabling occurs slightly differently. In this case if $\mathrm{t}_{\mathrm{s}}>\mathrm{t}_{\text {SUEM }}$ one additional output pulse will appear, if $\mathrm{t}_{\text {SU }}<\mathrm{t}_{\text {SUEM }}$ then two additional output pulses will appear. The following diagrams illustrate the timing in each of these cases. (Figure 3 and 4)

## Figure 3



```
IM}= PERIOD OF MCLK
\mp@subsup{t}{d}{}}=\mathrm{ PRROP DELAY FROM MCLK }\uparrow\mathrm{ TO OUT }
touTH = WIDTH OF OUTPUT PULSE
```

MAX VALUE OF $\mathrm{t}_{\text {dis }}=$ tsuem $+\mathrm{t}_{\mathrm{d}}+$ touth MIN VALUE OF $t_{\text {dis }}=0$

Figure 4


## POWER-DOWN CONTROL

## POWER-DOWN

If PDN is taken low a power-down sequence is initiated. The "Enabling Sequencer" is used to execute events in the following sequence:

1. Disable OUT1 (same sequence as when OE is used) and reset N counters.
2. When OUT1 is low, switch OUT1 to high-impedance state.
3. Disable MCLK, switch OUT0 to high impedance state.
4. Disable master oscillator.

## POWER-UP

When $\overline{\mathrm{PDN}}$ is taken to a high level the following power-up sequence occurs:

1. Enable internal oscillator.
2. Set M and N to maximum values.
3. Wait approximately 256 cycles of MCLK for it to stabilize.
4. Reset M and N to programmed values.
5. Enable OUT0 (if enabled)
6. Enable OUT1.

Steps 2 through 4 exist to allow the oscillator to stabilize before enabling the outputs.
Figure 5


## POWER-ON RESET

When power is initially applied to the device supply pin, a power-on reset sequence is executed, similar to that which occurs when the device is restored from a power-down condition. This sequence comprises two stages, first a conventional POR to initialize all on-chip circuitry, followed by a stabilization period to allow the oscillator to reach a stable frequency before enabling the outputs:

1. Initialize internal circuitry.
2. Enable internal oscillator.
3. Set M and N to maximum values.
4. Wait approximately 256 cycles of MCLK for the oscillator to stabilize.
5. Load M and N programmed values from EEPROM.
6. Enable OUT0 (if enabled).
7. Enable OUT1.

## Figure 6



## ABSOLUTE MAXIMUM RATINGS*

Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature
-1.0 V to +7.0 V
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$260^{\circ} \mathrm{C}$ for 10 seconds

* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

DC ELECTRICAL CHARACTERISTICS
$\left(T_{A}=0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\text {CC }}$ |  | 4.75 | 5 | 5.25 | V |  |
| High-level Output Voltage <br> (OUT1, OUT0) | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{oH}}=-4 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{MIN} \end{aligned}$ | 2.4 |  |  | V |  |
| Low-level Output <br> Voltage (OUT1, OUT0) | $\mathrm{V}_{\text {OL }}$ | $\mathrm{I}_{\text {OL }}=4 \mathrm{~mA}$ |  |  | 0.4 | v |  |
| High-level Input Voltage ( $\overline{\mathrm{PDN}}, \mathrm{OE}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IH}} \end{aligned}$ |  | $2$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |  |
| Low-level Input Voltage ( $\overline{\mathrm{PDN}}, \mathrm{OE}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ |  |  |  | $\begin{gathered} 0.8 \\ 2 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |  |
| High-level Input Current ( $\overline{\text { PDN }}, \mathrm{OE}$ ) | $\begin{aligned} & \mathrm{I}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IH}} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{IH}}=2.4 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V} \end{gathered}$ |  |  | $\begin{gathered} 1 \\ 25 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |  |
| Low-level Input Current ( $\overline{\mathrm{PDN}}, \mathrm{OE}$ ) | $\begin{aligned} & \mathrm{I}_{\mathrm{L}} \\ & \mathrm{I}_{\mathrm{LL}} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{II}}=0, \\ \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{IL}}=0, \mathrm{~V}_{\mathrm{CC}}= \\ 5.25 \mathrm{~V} \end{gathered}$ | $\begin{gathered} -1 \\ -25 \end{gathered}$ |  |  | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |  |
| Supply Current (Active) <br> DS1075-100 <br> DS1075-80 <br> DS1075-66 <br> DS1075-60 | $\mathrm{I}_{\text {CC }}$ | $\begin{gathered} \begin{array}{c} \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ \text { (both outputs) } \\ \mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V} \end{array} \end{gathered}$ |  |  | 50 | mA |  |
| Standby Current | $\mathrm{I}_{\text {cCe }}$ | Power-Down Mode |  | 0.8 |  | $\mu \mathrm{A}$ |  |

AC ELECTRICAL CHARACTERISTICS $\quad\left(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Frequency <br> Tolerance | $? \mathrm{f}_{\mathrm{O}}$ | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -0.5 | 0 | +0.5 | $\%$ |  |
| Combined Freq. <br> Variation | $? \mathrm{f}_{\mathrm{O}}$ | Over temp and <br> voltage | -1 |  | +1 | $\%$ |  |
| Long Term Stability | $? \mathrm{f}_{\mathrm{O}}$ |  | -0.5 |  | +0.5 | $\%$ |  |
| Minimum Output <br> Frequency | $\mathrm{f}_{\text {out }}$ | Master $=60 \mathrm{MHz}$ <br> $\mathrm{M}=4, \mathrm{~N}-513$ | 29.24 |  |  | KHz |  |
| Power-up Time | $\mathrm{t}_{\text {por }}+\mathrm{t}_{\text {stab }}$ |  |  | 0.1 | 1 | ms | 1,2 |
| Enable OUT1 from <br> PDN $\uparrow$ | $\mathrm{t}_{\text {stab }}$ |  |  | 0.1 | 1 | ms | 2 |
| Enable OUT0 from <br> PDN $\uparrow$ | $\mathrm{t}_{\text {stab }}$ |  | 0.1 | 1 | ms | 2,3 |  |
| OUT1 Hi-Z from <br> PDN $\downarrow$ | $\mathrm{t}_{\text {pdn }}$ |  |  |  | 1 | ms |  |
| OUT0 Hi-Z from <br> PDN $\downarrow$ | $\mathrm{t}_{\text {pdn }}$ |  |  | 15 |  | pF | 4 |
| Load Capacitance <br> OUT1, OUT0) | $\mathrm{C}_{\mathrm{L}}$ |  |  |  |  |  |  |
| Output Duty Cycle <br> OUT1 <br> OUT0 |  |  |  |  |  |  |  |

## NOTES:

1. This is the time from when $\mathrm{V}_{\mathrm{CC}}$ is applied until the output starts oscillating
2. When the device is initially powered up, or restored from the power-down mode, OE should be asserted (high). Otherwise the start of the $t_{\text {stab }}$ interval will be delayed until OE goes high. OE can subsequently be returned to a low level during the $\mathrm{t}_{\text {stab }}$ interval to force out low after the $\mathrm{t}_{\text {stab }}$ interval.
3. Although OE does not normally affect OUT0 operation, if OE is held low during power-up the start of the $\mathrm{t}_{\text {stab }}$ period will be delayed until OE is asserted. If OE remains low, OUT0 will not start.
4. Operation with higher capacitive loads is possible but may impair output voltage swing and maximum operation frequency.

## AC ELECTRICAL CHARACTERISTICS-CALCULATED PARAMETERS

The following characteristics are derived from various device operating parameters (frequency, mode etc.). They are not specifically tested or guaranteed and may differ from the min and max limits shown by a small amount due to internal device setup times and propagation delays. However, these equations can be used to derive a more accurate idea of typical device performance than the guaranteed values.

| PARAMETER | SYMBOL | CONDITION | MIN | MAX |
| :---: | :---: | :---: | :---: | :---: |
| OUT1 $\uparrow$ from OE $\uparrow$ | $\mathrm{t}_{\text {en }}$ |  | $\mathrm{t}_{\mathrm{M}}$ | $2 t_{M}$ |
| OUT1 $\downarrow$ from OE $\downarrow$ $\begin{aligned} & \mathrm{N}=1 \\ & \mathrm{~N}=2 \end{aligned}$ | $\begin{aligned} & \mathrm{t}_{\mathrm{dis}} \\ & \mathrm{t}_{\mathrm{dis}} \end{aligned}$ |  | $\begin{gathered} \mathrm{t}_{\text {OUTH }} \\ 0 \end{gathered}$ | $\mathrm{t}_{\text {OUTH }+} \mathrm{t}_{\mathrm{M}}$ <br> $t_{\text {OUTH }}$ |
| $\overline{\mathrm{PDN}} \downarrow$ to OUT1 Hi-Z $\mathrm{N}=1 \mathrm{~N}=2$ | $\begin{aligned} & \mathrm{t}_{\mathrm{pdn}} \\ & \mathrm{t}_{\mathrm{pdn}} \end{aligned}$ |  | $\begin{gathered} \text { touth } \\ 0 \end{gathered}$ | $t_{\text {OUTH }}+\mathrm{t}_{\mathrm{M}}$ <br> touth |
| $\overline{\mathrm{PDN}} \downarrow$ to OUT0 Hi-Z $\begin{aligned} & \mathrm{N}=1 \\ & \mathrm{~N}=2 \end{aligned}$ | $\begin{aligned} & \mathrm{t}_{\mathrm{pdn}} \\ & \mathrm{t}_{\mathrm{pdn}} \end{aligned}$ |  | $\begin{gathered} \mathrm{t}_{\text {OUTH }} \\ 0 \end{gathered}$ | $t_{\text {OUTH }}+\mathrm{t}_{\mathrm{M}}$ <br> touth |
| $\overline{\text { PDN }} \uparrow$ to OUT1 $\uparrow$ | $\mathrm{t}_{\text {stab }}$ |  |  | $256 \mathrm{t}_{\mathrm{M}}$ |
| $\overline{\text { PDN }} \uparrow$ to OUT0 $\uparrow$ | $\mathrm{t}_{\text {stab }}$ |  |  | $256 \mathrm{t}_{\mathrm{M}}$ |
| OUT1 $\uparrow$ after Power-up |  |  |  | $256 \mathrm{t}_{\mathrm{M}}$ |
| OUT0 $\uparrow$ after Power-up |  |  |  | $256 \mathrm{t}_{\mathrm{M}}$ |

